# Ncore 3.8 GIU micro-architecture

Release: 3.8

Rev: 0.3, October 6, 2025

ARTERIS® NCORE 3 SYSTEM ARCHITECTURE C2C CHIP-LET TO CHIP-LET

Copyright © 2020 Arteris® or its affiliates. All rights reserved.

ARTERISE

#### **Release Information**

| Version | Editor | Change                                                | Date       |  |  |  |
|---------|--------|-------------------------------------------------------|------------|--|--|--|
|         | BM     | Added the performance monitor chapter with            | 08/11/2025 |  |  |  |
|         |        | definition of the events.                             |            |  |  |  |
|         |        | Update to the Scheduler section.                      |            |  |  |  |
| 0.3     | ВМ     | First public release. Added to engineering sharepoint | 07/01/2025 |  |  |  |
| 0.11    | BM     | Adds the credit control module                        | 02/27/2025 |  |  |  |
| 0.1     | ВМ     | Initial version                                       | 12/01/2024 |  |  |  |
| Legend: | ВМ     | Benjamin Madon                                        |            |  |  |  |
|         | Xx     | Whoever else edited this document                     |            |  |  |  |

#### **Confidential Proprietary Notice**

This document is CONFIDENTIAL AND PROPRIETARY to Arteris, Inc. or its applicable subsidiary or affiliate (collectively or as applicable, "Arteris" or "Arteris IP"), and any use by you is subject to the terms of the agreement between you and Arteris IP or the terms of the agreement between you and the party authorized by Arteris IP to disclose this document to you.

This document is also protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of Arteris IP. No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated. You are prohibited from altering or deleting this notice from any use by you of this document.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information: (i) for the purposes of determining whether implementations infringe any third party patents;(ii) for developing technology or products which avoid any of Arteris IP's intellectual property; or (iii) as a reference for modifying existing patents or patent applications or creating any continuation, continuation in part, or extension of existing patents or patent applications; or (iv) for generating data for publication or disclosure to third parties, which compares the performance or functionality of the Arteris IP technology described in this document with any other products created by you or a third party, without obtaining Arteris IP's prior written consent.

THIS DOCUMENT IS PROVIDED "AS IS". ARTERIS IP PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, Arteris IP makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights. This document may include technical inaccuracies or typographical errors. Arteris IP makes no representations or warranties against the risk or presence of same.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARTERIS IP BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARTERIS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be solely responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word "partner" in reference to Arteris IP's customers is not intended to create or refer to any partnership relationship with any other company. Arteris IP may make changes to this document at any time and without notice. If any of the provisions contained in these terms conflict with any of the provisions of any click through or signed written agreement covering this document with Arteris IP, then the click-through or signed written agreement prevails over and supersedes the conflicting provisions of these terms. This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version of the agreement shall prevail.

The Arteris IP name and corporate logo, and words marked with ® or ™ are registered trademarks or trademarks of Arteris (or its subsidiaries) in the US and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. Please follow Arteris IP's trademark usage guidelines, available from Arteris IP upon request by emailing to contracts@arteris.com.

Copyright © 2020 Arteris Inc. or its applicable subsidiary or affiliate. All rights reserved.

#### **Confidentiality Status**

This document is Confidential and Proprietary. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arteris IP and the party that Arteris IP delivered this document to.

### **Product Status**

The information in this document is *Preliminary*.

#### **Web Address**

http://www.arteris.com

# **Table of Contents**

| I | Inti | roaucti      | on                           | 10 |
|---|------|--------------|------------------------------|----|
| 2 | Ter  | minolo       | gy                           | 10 |
| 3 |      |              | rs                           |    |
|   |      |              |                              |    |
| 4 | Inte | erfaces      |                              | 13 |
|   | 4.1  | Exter        | nal interfaces               | 13 |
|   | 4.2  | Mess         | ages mapped to SMI           | 14 |
| 5 | Por  |              |                              |    |
|   |      |              |                              |    |
| 6 | Lat  | ency         |                              | 16 |
| 7 | Ме   | mories       |                              | 10 |
| 8 | De   | sian de      | escription                   | 1: |
|   |      | _            |                              |    |
|   | 8.1  | Top le       | evel view                    | 17 |
|   | 8.2  | GIU fo       | unctional unit               | 18 |
|   | 8.2  | .1 SI        | MI to VC                     | 19 |
|   | 8.2  | .2 V         | C to SMI                     | 20 |
|   | 8.2  | .3 SI        | MIO_processing               | 20 |
|   | 8    | 3.2.3.1      | Parameters                   | 20 |
|   | 8    | 3.2.3.2      | Interfaces                   |    |
|   | 8    | 3.2.3.3      | Functional diagram           |    |
|   | 8.2  |              | ierarchical address decode   |    |
|   | 8.2  |              | amer                         |    |
|   |      | 3.2.5.1      | Parameters                   |    |
|   |      | 3.2.5.2      | Interfaces                   |    |
|   |      | 3.2.5.3      | Functional diagram           |    |
|   | 8.2  |              | eframer                      |    |
|   |      | 3.2.6.1      | ParametersFunctional diagram |    |
|   | 8.2  | 3.2.6.2      | XS controller                |    |
|   |      | /<br>3.2.7.1 | Description                  |    |
|   | 8.2  |              | C credit control             |    |
|   |      | 3.2.8.1      | Description                  |    |
|   |      | 3.2.8.2      | Parameters                   |    |
|   |      | 3.2.8.3      | Interfaces                   |    |
|   | 8    | 3.2.8.4      | Functional diagram           |    |
|   |      |              |                              |    |

# Table of Figures

| Figure 6-2 GIU functional unit diagram       19         Figure 6-3 OTT top level view       18         Figure 6-4 OTT_ENTRY schematic       22         Figure 6-5 OTT entry schematic       23         Figure 6-6 Packetize schematic       24         Figure 6-7 Depacketize schematic       26 | igure 6-1 Top level diagram           | 17 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----|
| Figure 6-4 OTT_ENTRY schematic                                                                                                                                                                                                                                                                   | igure 6-2 GIU functional unit diagram | 19 |
| Figure 6-4 OTT_ENTRY schematic                                                                                                                                                                                                                                                                   |                                       |    |
| Figure 6-6 Packetize schematic24                                                                                                                                                                                                                                                                 |                                       |    |
|                                                                                                                                                                                                                                                                                                  | igure 6-5 OTT entry schematic         | 23 |
| rigure 6-7 Depacketize schematic20                                                                                                                                                                                                                                                               | igure 6-6 Packetize schematic         | 24 |
|                                                                                                                                                                                                                                                                                                  | -<br>igure 6-7 Depacketize schematic  | 26 |

# Table of Tables

| Table 3-1 Top level interfaces                     | 14 |
|----------------------------------------------------|----|
| Table 3-2 Concerto messages/ network distribution  |    |
| Table 4-1 Latency table                            | 16 |
| Table 6-1 Parameters for the OTT                   | 16 |
| Table 6-2 Interfaces to the OTT                    | 17 |
| Table 6-3 Interface to the OTT entries             | 19 |
| Table 6-4 Context fields stored inside OTT entries | 20 |
| Table 6-5 State stored inside OTT entries          | 21 |
| Table 6-6 Interfaces to The STT                    | 24 |
|                                                    |    |

## **Preface**

This preface introduces the Arteris® Network-on-Chip Hierarchical Coherency Engine Architecture Specification.

#### **About this document**

This technical document is for the Arteris Network-on-Chip Hierarchical Coherency Engine Architecture. It describes the subsystems and their function along with the system's interactions with the external subsystems. It also provides reference documentation and contains programming details for registers.

### **Product revision status**

TBD

#### **Intended audience**

This manual is for system designers and verification engineer to implement and verify the Gateway Interface Unit.

#### Using this document

TBD

### Glossary

The Arteris® Glossary is a list of terms used in Arteris® documentation, together with definitions for those terms. The Arteris® Glossary does not contain terms that are industry standard unless the Arteris® meaning differs from the generally accepted meaning.

### 1 Introduction

The GIU is the unit responsible for formatting ConcertoC messages for their transfer to a different chip. Its role is to convert SMI traffic from Ncore into CXS packets which is fed into the PHY controller. It implements the functionality described in the C2C architecture document. The following figure illustrates how an incoming smi message to a giu from one chiplet is converted into an outgoing smi message from another chiplet.



This micro-architecture intends to describe the hardware implementation of the unit.

### 2 Terminology

We will use the following terms:

- A flit will be reserved for CXS flits
- A **container** is the 256 bytes packing defined in the architecture specification.
- A **granule** is the subdivision of the payload inside the container as defined in the architecture specification. It is 10 Bytes.
- 64 bytes of payload inside the GIU will be referred to as a **beat** of data.
- The term **packet** is used to represent the transfer of a container. It will be used interchangeably for CXS
  and for internal interfaces.

### 3 Parameters

| Name                      | Туре | Visibility  | Min | Max | Default | Description                                                           |
|---------------------------|------|-------------|-----|-----|---------|-----------------------------------------------------------------------|
| VC_descriptor.nVC         | int  | Engineering | х   | х   | 4       | Number of VC for the C2C link                                         |
| VC_descriptor.wCr<br>edit | int  | Engineering | х   | х   | 5       | Width of the credit<br>counters. Max<br>number of credit is<br>2^5=31 |

| Name                                             | Туре                  | Visibility  | Min       | Max                   | Default                                                                                                               | Description                                                                                                            |
|--------------------------------------------------|-----------------------|-------------|-----------|-----------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| VC_descriptor.Num<br>berOfCredit                 | Array[int]            | User        | [4,4,4,4] | [31,31<br>,31,31<br>] | [15,15,15,15]                                                                                                         | VC_descriptor.Num<br>berOfCredit[vc] is<br>the number of<br>credit for VC vc                                           |
| packet_descriptor. SMI_ndp_packing_ order        | Array[str]            | Engineering | x         | х                     | ["msg_type", "targ_id","src _id","ndp_le n","msg_id"," ndp","msg_u ser","dp_pres ent"]                                | Smi ndp packet<br>ordering                                                                                             |
| packet_descriptor.<br>SMI_dp_packing_or<br>der   | Array[str]            | Engineering | х         | Х                     | ["data","user<br>"]                                                                                                   | SMI dp packet ordering                                                                                                 |
| packet_descriptor.<br>NumberOfGranuleP<br>erBeat | int                   | Engineering | х         | х                     | 6                                                                                                                     | Number of granule<br>in a 64B beat                                                                                     |
| packet_descriptor.<br>GranuleSizeInBytes         | int                   | Engineering | х         | х                     | 10                                                                                                                    | Size of a granule in bytes                                                                                             |
| packet_descriptor.<br>StartBits                  | Array[arra<br>y[int]] | Engineering | x         | х                     | [[511,510,509<br>,508,507,506],<br>[15,14,13,12,1<br>1,10],[511,51<br>0,509,508,507<br>,506],[15,14,1<br>3,12,11,10]] | packet_descriptor.<br>StartBits[b][gran] is<br>the bit location of<br>the start field for<br>granule gran in<br>beat b |
| packet_descriptor.<br>PayloadBits                | Array[int]            | Engineering | х         | х                     | [16,16,16,16]                                                                                                         | packet_descriptor.<br>PayloadBits[b] is<br>the bit location at<br>which the payload<br>start in beat b                 |

| Name                                               | Туре                  | Visibility  | Min | Max | Default                                      | Description                                                                                                                                                                                                                                                                                                                        |
|----------------------------------------------------|-----------------------|-------------|-----|-----|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| packet_descriptor.<br>CreditreturnBits             | Array[Arra<br>y[int]] | Engineering | x   | x   | [[0,496,3],[0,2<br>1,3],[1,0,3],[1,<br>5,3]] | Packet_descriptor. CreditReturnBits[vc][0] is the beat in which credit of VC vc are returned and Packet_descriptor. CreditReturnBits[vc][1] is the bit location for the start of the field. Packet_descriptor. CreditReturnBits[vc][2] is the width of the field. The value of 3 means maximum 7 credit can be returned in a flit. |
| packet_descriptor.<br>NumberOfBeatPerC<br>ontainer | Integer               | Engineering | 4   | 4   | 4                                            | This is the number of beats in a container.                                                                                                                                                                                                                                                                                        |
| InterleaveInfo                                     | Object                | Engineering | х   | х   | х                                            | Object that contains the interleaving of DMIs and DCEs                                                                                                                                                                                                                                                                             |
| SystemParams.eng<br>VerId                          | int                   | Engineering |     |     |                                              | Version id                                                                                                                                                                                                                                                                                                                         |
| SystemParams.imp<br>lVerId                         | int                   | Engineering |     |     |                                              | Implementation id                                                                                                                                                                                                                                                                                                                  |
| SystemParams.nDc es                                | int                   | Engineering |     |     |                                              | Number of DCE on the chiplet                                                                                                                                                                                                                                                                                                       |
| SystemParams.nDv<br>e                              | int                   | Engineering | 1   | 1   | 1                                            | Number of DVE on<br>the chiplet                                                                                                                                                                                                                                                                                                    |
| SystemParams.nD<br>mis                             | int                   | Engineering |     |     |                                              | Number of DMI on<br>the chiplet                                                                                                                                                                                                                                                                                                    |
| SystemParams.nDii<br>s                             | int                   | Engineering |     |     |                                              | Number of DII on the chiplet                                                                                                                                                                                                                                                                                                       |
| SystemParams.<br>wFUnitId                          | int                   | Engineering |     |     |                                              | Width of the<br>FUnitId                                                                                                                                                                                                                                                                                                            |
| SystemParams.<br>wFPortId                          |                       | Engineering |     |     |                                              | Width of the portId                                                                                                                                                                                                                                                                                                                |

| Name                      | Туре | Visibility  | Min | Max | Default | Description                     |
|---------------------------|------|-------------|-----|-----|---------|---------------------------------|
| SystemParams.<br>FPortId  |      | Engineering |     |     |         | ?                               |
| SystemParams.nRe gion     |      | User        |     |     |         | Number of GP region             |
| SystemParams.Boo<br>tInfo |      | User        |     |     |         | Boot region information         |
| SystemParams.Csrl<br>nfo  |      | User        |     |     |         | CSR region information          |
| interfaces                |      | Engineering |     |     |         | Top level interfaces to the GIU |

## 4 Interfaces

### 4.1 External interfaces

| Name          | CPR                    | Direction                | Condition     | Description                                                                                   |
|---------------|------------------------|--------------------------|---------------|-----------------------------------------------------------------------------------------------|
| clk           | InterfaceClk           | Slave                    | True          | Contains clock and active low reset                                                           |
| checkClk      | InterfaceClk           | Slave                    | UseResiliency | Contains clock and active low reset for the duplicate unit                                    |
| masterTrigger | InterfaceMasterTrigger | Slave                    | True          | Contains the master trigger for the capture                                                   |
| SMI           | InterfaceSMI           | Master(TX)/<br>slave(RX) | True          | Symphony Message<br>Interface. It<br>receives/transfers the<br>message from the<br>Ncore side |
| cxsTxInt      | InterfaceCXS           | Master (TX)              | True          | Standard ARM<br>Interface to the PHY<br>controller                                            |
| cxsRxInt      | InterfaceCXS           | Slave (RX)               | True          | Standard ARM<br>Interface to the PHY<br>controller                                            |
| АРВ           | InterfaceAPB           | Slave                    | True          | Used To access control and status registers                                                   |
| Irq           | InterfaceIRQ           | Master                   | True          | Interrupt interface                                                                           |
| uld           |                        | Slave                    | True          | Static input that contains the unit IDs                                                       |

| Name                | CPR                | Direction | Condition     | Description                                                                |
|---------------------|--------------------|-----------|---------------|----------------------------------------------------------------------------|
| uChipletIdInt       | InterfaceChipletId | Slave     | True          | Static input that contains ChipletId and the AssemblyId.                   |
| Qint                | InterfaceQChannel  | Slave     | UsePma        | Used for power management handshakes                                       |
| BIST                | InterfaceBIST      | Slave     | UseResiliency | Contains the BIST control signal                                           |
| bistDebugDisableInt | InterfacePin       | Slave     |               |                                                                            |
| Fault               | InterfaceFault     | Master    | UseResiliency | Contains the signal sent to the fault controller as well as the late_clk.  |
| User Placeholder    | InterfaceGeneric   | Master    | UseResiliency | Contains user defined signaling to the native placeholder protection block |

TABLE 4-1 TOP LEVEL INTERFACES

### 4.2 Messages mapped to SMI

The mapping below assumes a 4CN/1DN configuration. Messages will be collapsed based on system specifications if an Ncore is configured with fewer CNs.

| Interface               | Direction | Request                         | Response                          |
|-------------------------|-----------|---------------------------------|-----------------------------------|
| SMI 0 Non-Data<br>(CN0) | RX        | CmdReq,StrReq,UpdReq,<br>SysReq |                                   |
| SMI 0 Non-Data<br>(CN0) | TX        | CmdReq,StrReq,UpdReq,<br>SysReq |                                   |
| SMI 1 Non-Data<br>(CN1) | RX        |                                 | StrRsp, CmdRsp,<br>UpdRsp, SysRsp |
| SMI 1 Non-Data<br>(CN1) | TX        |                                 | StrRsp, CmdRsp,<br>UpdRsp, SysRsp |
| SMI 2 Non-Data<br>(CN3) | RX        |                                 | DtwRsp, DtrRsp                    |
| SMI 2 Non-Data<br>(CN3) | TX        |                                 | DtwRsp, DtrRsp                    |
| SMI 3 Data (DN)         | RX        | DtwReq, DtrReq                  |                                   |
| SMI 3 Data (DN)         | TX        | DtwReq, DtrReq                  |                                   |

TABLE 4-2 CONCERTO MESSAGES/ NETWORK DISTRIBUTION

# 5 Registers

| Register Name | Register    | condition | Description                                                                                                                                                |
|---------------|-------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | offset      |           |                                                                                                                                                            |
| GIUUIDR       | x0          | 1         | GIU Identifcation register. This registers provide informationabout the Ids that belong to this GIU.                                                       |
| GIUUFUIDR     | 0x4         | 1         | GIU Fabric Unit Identification<br>Register                                                                                                                 |
| GIULI         | 0x8         | 1         | GIU LinkId register                                                                                                                                        |
| GIUCXSL       | 0x40        | 1         | GIU CXS Link Register                                                                                                                                      |
| GIUUTAR       | x44         | 1         | GIU Transaction Activity Register. This registers allows software to check if this GIU is currently in use.                                                |
| GIUUEDR       | 0x100       | 1         | GIU Uncorrectable Error Detect<br>Register. This register is used to<br>select which type of uncorrectable<br>error are reported                           |
| GIUUUEIR      | 0x104       | 1         | GIU Uncorrectable Error Interrupt<br>Register. This register is sued to<br>select which type of error will<br>trigger an uncorrectable error<br>interrupt. |
| GIUUUESR      | 0x108       | 1         | GIU Uncorrectable error status<br>register. This register is used to<br>report uncorrectable errors                                                        |
| GIUUELRO/1    | 0x10c/0x110 | 1         | GIU Uncorrectable Error Location<br>Registers. Those register are used to<br>give information about the location<br>of an uncorrectable error.             |
| GIUUESAR      | 0x114       | 1         | GIU Uncorrectable Error Status Alias<br>Register                                                                                                           |
| GIUCECR       | 0x140       | 1         | GIU Correctable Error Control<br>Register                                                                                                                  |
| GIUCESR       | 0x144       | 1         | GIU Correctable Error Status<br>Register                                                                                                                   |
| GIUCESAR      | 0x150       | 1         | GIU Correctable Error Status Alias<br>Register                                                                                                             |
| GIUCRTR       | 0x180       | 1         | GIU Correctable Resiliency<br>Threshold Register                                                                                                           |
| GIUQOSCR      | 0x200       | 1         |                                                                                                                                                            |
| NRSBAR        | 0x380       | 1         | NRSBAR/NRSBHR identifies the base address of the NRS                                                                                                       |
| NRSBHR        | 0x384       | 1         | NRSBHR is used to stage the writing of the Base address of the NRS                                                                                         |

| NRSBLR            | 0x388       | 1                            | NRSBLR is used to load the NRSBAR from NRSBHR |
|-------------------|-------------|------------------------------|-----------------------------------------------|
| DMIAMIGR          | 0x3c0       | 1                            | Active Memory Interleave Group<br>Register    |
| DMIMIFSR          | 0x3c4       | 1                            | Memory interleave Function Select registers   |
| GIUBRAR           | 0x390       | 1                            | Boot region attribute register                |
| GIUBRBLR/GIUBRBHR | 0x394/0x398 | 1                            | Boot region address register                  |
| GIUCNTCR          | 0xb00       | derived.nPerfCounters(+0x10) | PMON Counter Control Register                 |
| GIUCNTVR          | 0xb04       | derived.nPerfCounters(+0x10) | PMON Counter Value Register                   |
| GIUCNTSR          | 0xb08       | derived.nPerfCounters(+0x10) | PMON Counter Saturation Register              |
| GIUBCNTFR         | 0xbc0       | derived.nPerfCounters(+0x10) | PMON BandWidth Counter Filter<br>Register     |
| GIUMCNTCR         | 0xc80       | derived.nPerfCounters?       | PMON Main Counter Control<br>Register         |
| GIULCNTCR         | 0xc84       | derived.nPerfCounters?       | PMON Latency Counter Control<br>Register      |
| GIUUEVIR          | 0xff4       | 1                            | GIU Unit Engineering Version Id<br>Register   |
| GIUINFOR          | 0xffc       | 1                            | GIU Information Register                      |

6 Latency

| Path                  | Target Latency | Detail |
|-----------------------|----------------|--------|
| xReq -> CXS<br>packet | 5 cycles       |        |
| CXS packet -><br>xREq | 5 cycles       |        |

TABLE 6-1 LATENCY TABLE

## 7 Memories

There are no memories in the GIU.

Commented [RS1]: If these values are coming from the uArch, I think its better to report them after explaining the uArch details.

## 8 Design description

## 8.1 Top level view



FIGURE 8-1 TOP LEVEL DIAGRAM

The top level of the GIU will contain the functional unit which role is to packetize SMI messages into CXS messages and operate the translation required by the protocol. Trace capture and performance

monitor block are kept at the top level as they do not participate in the main functionality of the GIU. Memories are also kept at the top level to be uniform with the rest of the Ncore unit.

### 8.2 GIU functional unit

The functional unit is composed of the following main functionalities:

- The packetizer block will pack the SMI messages based on the packing scheme described in the
  architecture document. Its output is a ready valid data bus. It will contain storage to optimize the
  packing. This unit will be written as a library element and is meant to be flexible in its use (in
  particular it should be able to create CHI-c2c packet out of CHI-C2C input channels with minor
  modification).
- The depacketizer will decode the packet into SMI messages.
- VC credit counter keeps track of the number of outstanding per virtual channel.
- The CXS controller maintains the CXS link including link credits, activation and deactivation of the link. Its input is a ready/valid/last interface of 64 byte, the entire data is passed over to the data channel of the CXS link.
- SMIx\_processing will update the TargetId field for CmdReq and won't do anything for other message. Consequently, only SMI0\_processing will contain logic.
- The giu\_smi\_rx2\_demux decodes the type of message. If it is a dtw\_dg\_rsp message it sends it to the trace capture block, otherwise it goes through normal D2D processing.

Each block will have its own clock gator using a separate enable.



FIGURE 8-2 GIU FUNCTIONAL UNIT DIAGRAM

### 8.2.1 SMI to VC

This module is responsible for assigning each SMI message to a VC and to pad them such that the resulting interface is an integer number of granules.

Additionally, at the beginning of each message it will add a VC field which will only be used for GIU to GIU communications. It will encode the VC that this message belongs to and will be used to facilitate the decoding of the packet on the receiving end.

The input to this module is SMI and the output is a ready-valid interface with width equal to the message length for this particular VC.

The order used is described by packet\_descriptor. SMI\_ndp\_packing\_order and packet\_descriptor. SMI\_dp\_packing\_order arrays. The VC field wich is 2 bits will always be first, followed by ndp fields and dp field using javascript indexing order.

One such module is instantiated per VC.

8.2.2 VC to SMI

Its function is the reverse of SMI to VC.

8.2.3 SMI0\_processing

8.2.3.1 Parameters

8.2.3.2 Interfaces

8.2.3.3 Functional diagram

**Commented [BM2]:** More details to come but that should be sufficient for now.



TABLE 8-1 SMI0\_PROCESSING FUNCTIONAL DIAGRAM

### 8.2.4 Hierarchical address decode



### 8.2.5 Framer

The packetize module is meant to be a flexible module which could be reused to packetize CHI-C2C messages. Consequently, its IOs are generic, and it will take several parameters to configure it.

### 8.2.5.1 Parameters

| Name                  | Туре                  | Description                                                                                                                                                       |
|-----------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| nVC                   | integer               | This is the number of VC; it corresponds to the number of VC used for the C2C link. Each channel, will have its own interface                                     |
| interfaces            | object                | Contains all the interfaces used for IOs                                                                                                                          |
| NGperFlit             | integer               | Number of granules contained per 64B.                                                                                                                             |
| GranuleSizeInBytes    | integer               | Number of bytes in a granule. (10 in our case)                                                                                                                    |
| MessageSizeInGranule  | Array[integer]        | This is the number of granule used for each VC. The size of the array is nVC.                                                                                     |
| NumberOfCredit        | Array[integer]        | The number of credit for each VC.                                                                                                                                 |
| NumberOfBeatPerPacket | integer               | This is the number of 64B beat per packet. (4 in our case)                                                                                                        |
| CreditBytes           | Array[Array[integer]] | This is the location within the packet of the credit for each VC. For example CreditBytes[0][:] are the bits used for the credits of VCO.                         |
| StartBits             | Array[integer]        | Location at which the start vector starts for each beat within 64B subdivision. For example, StartBits[0] indicate the location at which the start vector begins. |

For Ncore 3.8 which tunnels CCMP messages, the parameters will be as follows :

| Name             | Value                          | Description                                   |
|------------------|--------------------------------|-----------------------------------------------|
| nChannel         | 5                              | Number of VC which the module need to handle  |
| Chan_interface_0 | SMI0                           | Interface signal bundle for VC0               |
| N_granule_0      | 3                              | Number of granule of a message in VC0         |
| Chan_interface_1 | SMI1                           | Interface signal bundle for VC1               |
| N_granule_1      | 3                              | Number of granule of a message in VC1         |
| Chan_interface_2 | SMI2                           | Interface signal bundle for VC2               |
| N_granule_2      | 2                              | Number of granule of a message in VC2         |
| Chan_interface_3 | SMI3                           | Interface signal bundle for VC3               |
| N_granule_3      | 9                              | Number of granule of a message in VC3         |
| Chan_interface_4 | SYST                           | Interface signal bundle for VC4               |
| N_granule_4      | 2                              | Number of granule of a message in VC4         |
| GranuleSize      | 10                             | Number of Byte per granule                    |
| DATAInterface    | {valid :1, ready : -1, last:1, | Interface signal bundle of the data interface |
|                  | data:512}                      |                                               |
| PacketSize       | 256                            | Number of Byte per packet.                    |

| Name      | Value                                                                                                                        | Description                                                                   |
|-----------|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|
| LinkBytes | [0,1,63,64]                                                                                                                  | Byte which can't be used in the flit for the data payload in 64B granularity. |
| Credits   | {VC0:"{flit:1,bits: "[2:0]"},<br>VC1:"{flit:1,bits: "[7:5]"},<br>VC2:"{flit:3,bits: "[2:0]"},<br>VC3:"{flit:3,bits: "[7:5]"} | Location of the bits used for credit return in each                           |
| StartBits | {Flit0:[63,62,61,60,59,58],<br>Flit1: [15,14,13,12,11,10],<br>Flit2: [63,62,61,60,59,58],<br>Flit3: [15,14,13,12,11,10]}     |                                                                               |

### 8.2.5.2 Interfaces

| Name  | Object Name         | Direction | Description                                                                                     |
|-------|---------------------|-----------|-------------------------------------------------------------------------------------------------|
| clk   | InterfaceClk        | Slave     | Contains clock and active low reset                                                             |
| SMI0  | SMI0                | Slave     | Contains valid, ready and an SMI0 message (CN0)                                                 |
| SMI1  | SMI1                | Slave     | Contains valid, ready and an SMI1 message (CN1)                                                 |
| SMI2  | SMI2                | Slave     | Contains valid, ready and an SMI2 message (CN3)                                                 |
| SMI3  | SMI3                | Slave     | Contains valid, ready and an SM3 message (DN                                                    |
| SYST  | SYST                | Slave     | Contains valid, ready and a SYST packet.                                                        |
| DATA  | DATAInterface       | Master    | Contains a valid, a ready,<br>a last and 64B payload.<br>Last assert at the end of<br>the flit. |
| Fault | ProtectionInterface | Master    | Goes to the fault controller                                                                    |

### 8.2.5.3 Functional diagram



FIGURE 8-3 FRAMER SCHEMATIC

The packetization has five main functional elements:

- An n input m output fifo where n is the number of granules for the message being stored and m is the maximum number of granule which can be retrieved from the fifo. The storage necessary in those fifo is to be studied using modeling. This should be designed as a library element. On the input side it will either push all or none of the granule to the fifo.
- Multiplexing to create the packet from the granule available inside the fifo
- A scheduler which selects the messages to send based on availability of message and credits and
  granule carried over from the previous cycle. It is also responsible to return the credits to the other
  side
- The packing logic puts the granule, start pointers and credit return in the correct location to form a 64B flit.
- An output fifo which is present strictly for timing and may be rendered optional.

 $This \ micro-architecture \ should \ be \ easily \ modifiable \ to \ accommodate \ a \ future \ CHI-C2C \ implementation.$ 

### 8.2.5.4 Giu\_scheduler

The giu\_scheduler implements a large case statement which selects which message need to be sent based on fifo occupation, the number of granule available in the current cycle and the number of credit.

It also calculates how many granules will spill over to the next flit to use in the next cycle to calculate how many granule are available for new messages.

Currently the algorithm takes in a list of priority per vc and sends as many messages as it can for the highest priority then, to the next etc...

The number of granule used for each message class, the number of credit for each VC, the order of priority and the maximum number of message for each VC in a flit are passed down by maestro.

### 8.2.6 Deframer

The depacketize module will operate the reverse operation to the packetize one consequently it will take the same parameters in.

### 8.2.6.1 Parameters

| Name                  | Туре                  | Description                                                                                                                                                                                                        |
|-----------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| nVC                   | integer               | This is the number of VC; it                                                                                                                                                                                       |
|                       |                       | corresponds to the number of VC used                                                                                                                                                                               |
|                       |                       | for the C2C link. Each channel, will                                                                                                                                                                               |
|                       |                       | have its own interface                                                                                                                                                                                             |
| interfaces            | object                | Contains all the interfaces used for IOs                                                                                                                                                                           |
| NGperFlit             | integer               | Number of granules contained per 64B.                                                                                                                                                                              |
| GranuleSizeInBytes    | integer               | Number of bytes in a granule. (10 in our case)                                                                                                                                                                     |
| MessageSizeInGranule  | Array[integer]        | This is the number of granule used for each VC. The size of the array is nVC.                                                                                                                                      |
| NumberOfCredit        | Array[integer]        | The number of credit for each VC.                                                                                                                                                                                  |
| NumberOfBeatPerPacket | integer               | This is the number of 64B beat per packet. (4 in our case)                                                                                                                                                         |
| CreditBytes           | Array[Array[integer]] | This is the location within the packet of the credit for each VC. For example CreditBytes[0][:] are the bits used for the credits of VC0.                                                                          |
| StartBits             | Array[integer]        | Location at which the start vector starts for each beat within 64B subdivision. For example, StartBits[0] indicate the location at which the start vector begins. The first pointer correspond to the last granule |

### 8.2.6.2 Functional diagram



FIGURE 8-4 DEPACKETIZE SCHEMATIC

### 8.2.7 CXS controller

### 8.2.7.1 Description

This module is responsible for:

- Generating valid CXS packet from a ready/valid interface
- Handle the link layer credit of the CXS interface
- Handle the Initialization of the CXS interface.

The initialization routine and the acceptable CXS packet will need to be parametrizable depending on which controller will be connected to the unit.

### 8.2.8 VC credit control

### 8.2.8.1 Description

This unit keeps track of the link credit required to exchange messages between two GIUs. It keeps track of two things:

- The number of credit that need to be sent to the other GIU.
- The number of credit available to send messages.

Those are counted per virtual channel. The width of these counters is controlled by a fixed parameter called VC\_descriptor.wCounter.

### 8.2.8.2 Parameters

| Name              | Туре   | Description                                                    |
|-------------------|--------|----------------------------------------------------------------|
| interfaces        | object | Contains all the interfaces used for IOs                       |
| VC_descriptor     | object | This object is propagated from previous level in the hierarchy |
| packet_descriptor | object | This object is propagated from previous level in the hierarchy |

### 8.2.8.3 Interfaces

| Name                             | Object Name     | Direction | Description                                                                                                                                                |
|----------------------------------|-----------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| clkint                           | InterfaceClk    | Slave     | Contains clock<br>and active low<br>reset                                                                                                                  |
| Message_credit_return_VC_\=vc=\_ | InterfaceGenVld | Slave     | Contains valid, and data field indicates the number of credits were returned by the GIU on the other side of the link. There is one such interface per VC. |

| Name                            | Object Name      | Direction | Description                                                                                                                                                        |
|---------------------------------|------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Message_credit_use_VC_\=vc=\_   | InterfaceGenVld  | Slave     | Contains valid and the data field indicates how many credits were used to send a message to the other GIU. There is one such interface per VC.                     |
| Message_credit_status_VC_\=vc=\ | InterfaceGenData | master    | Contains the number of credits which can be used to send a message to the other GIU. There is one such interface per VC.                                           |
| Credit_return_VC_\=vc=\         | InterfaceGenVld  | Slave     | Contains valid, and the data field contains the number of credits which can be sent back to the other side (will always be 1). There is one such interface per VC. |
| Credit_use_VC_\=vc=\            | InterfaceGenVld  | Slave     | Contains a valid and the data field contains the number of credit that were sent to the GIU on the other side of the link. There is one such interface per VC.     |

| Name                    | Object Name      | Direction | Description                                                                                                                      |
|-------------------------|------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------|
| Credit_status_VC_\=vc=\ | InterfaceGenData | Master    | Contains the number of credit available to be sent to the GIU ont eh other side of the link. There is one such interface per VC. |

### 8.2.8.4 Functional diagram



FIGURE 8-5 FUNCTIONAL DIAGRAM OF THE VC CREDIT CONTROL BLOCK

The interfaces prefixed message\_credit\_ refer to the credit that allow the GIU to send messages to the GIU on the other side of the link.

The interfaces prefixed credit\_refer to the credit that the GIU needs to provide to the GIU on the other side of the link.

The words "used" and "return" refer to the action on the counter. The respectively correspond to incrementing and decrementing the counter. The count is only activated when the valid of the interface is set.

The message\_credit\_return comes from the deframer. It will contain credit sent by the GIU on the other side of the link.

The message\_credit\_use comes from the scheduler in the framer. It tells the credit counter the arbitration decision made by the scheduler.

The message\_credit\_status is provided to the scheduler in the framer. It allows the framer to make packing decisions.

The credit\_return interface comes from the deframer when a message is removed from the corresponding skid buffer

The credit\_use interface comes from the scheduler in the framer. It tells the credit counter how many credits were sent to GIU on the other side of the link.

The credit\_status interface is provided to the framer. It allows sending credit to the GIU on the other side of the link.

### 8.3 Performance monitoring

GIU uses the same registers and hardware block as other Ncore units for the performance monitoring.

The list of event are as flows:

| Event index                       | Event description                 |  |
|-----------------------------------|-----------------------------------|--|
| 0                                 | CXS TX flit valid : event index 0 |  |
| 1                                 | CXS RX flit valid : event index 1 |  |
| 2                                 | SMI0 message received             |  |
| 3                                 | SMI1 message received             |  |
| 4                                 | SMI2 message reveived             |  |
| 5                                 | SMI3 message received             |  |
| 6                                 | SMI0 message sent                 |  |
| 7                                 | SMI1 message sent                 |  |
| 8                                 | SMI2 message sent                 |  |
| 9                                 | SMI3 message sent                 |  |
| 10                                | SMI0 not ready to receive         |  |
| 11                                | SMI1 not ready to receive         |  |
| 12                                | SMI2 not ready to receive         |  |
| 13                                | SMI3 not ready to receive         |  |
| 14                                | SMI0 not ready to send            |  |
| 15                                | SMI1 not ready to send            |  |
| 16                                | SMI2 not ready to send            |  |
| 17                                | SMI3 not ready to send            |  |
| 18 No valid flit on CXS TX interf |                                   |  |

| 19 | Not valid on CXS RX interface |
|----|-------------------------------|
| 20 | Reserved                      |
| 21 | Reserved                      |
| 22 | Reserved                      |
| 23 | Reserved                      |
| 24 | Reserved                      |
| 25 | Reserved                      |
| 26 | Reserved                      |
| 27 | Reserved                      |
| 28 | Reserved                      |
| 29 | Clock divided by 16           |
| 30 | Reserved                      |
| 31 | Reserved                      |

TABLE 8-2 PERFORMANCE EVENT DESCRIPTION